Part Number Hot Search : 
0M0000 2050CT FM4007 ZHCS506 DS3102GN ISL62 LT1304 A1568BD1
Product Description
Full Text Search
 

To Download XD010-04S-D4F Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
 Product Description
Sirenza Microdevices' XD010-04S-D4F 12W power module is a robust broadband 2-stage Class A/AB amplifier, suitable for use as a power amplifier driver or output stage. The power transistors are fabricated using Sirenza's latest, high performance LDMOS process. It is a drop-in, notune, solution for high power applications requiring high efficiency, excellent linearity, and unit-to-unit repeatability. Internal bias current compensation ensures stable performance over a wide temperature range. It is internally matched to 50 ohms.
XD010-04S-D4F XD010-04S-D4FY
Pb
& Green Package
RoHS Compliant
350-600 MHz Class AB 12W Power Amplifier Module
Functional Block Diagram
Stage 1 Stage 2
Product Features
Bias Network
Temperature Compensation
1
2
3
4
* * * * * * * * * * * * *
Available in RoHS compliant packaging 50 W RF impedance 12W Output P1dB Single Supply Operation : Nominally 28V High Gain: 32 dB at 450 MHz High Efficiency: 30% at 450 MHz Robust 8000V ESD (HBM), Class 3B XeMOS II LDMOS FETS Temperature Compensation
RF in
VD1
VD2 Case Flange = Ground
RF out
Applications
DTV Public Service Wireless Infrastructure Military Communications
Unit MHz W dB dB dB % dBc nS Deg MHz C/W C/W Min. 350 30 10 26 350 Typ. 12 32 1.0 15 30 -32 2.5 0.5 11 4 Max. 600 2.0 -28 600
Key Specifications
Symbol Frequency P1dB Gain Gain Flatness IRL Efficiency Linearity Delay Phase Linearity Frequency RTH, j-l RTH, j-2 Parameter Frequency of Operation
Output Power at 1dB Compression, 450MHz Gain at 10W Output Power, 450MHz Peak to Peak Gain Variation, 350 - 600MHz Input Return Loss 1W Output Power, 350 - 600MHz Drain Efficiency at 10W CW, 350-600MHz 3rd Order IMD at 10W PEP (Two Tone), 450MHz & 451MHz Signal Delay from Pin 1 to Pin 4 Deviation from Linear Phase (Peak to Peak) Frequency of Operation Thermal Resistance Stage 1 (Junction-to-Case) Thermal Resistance Stage 2 (Junction-to-Case)
Test Conditions Zin = Zout = 50, VDD = 28.0V, IDQ1 = 230 mA, IDQ2 =150 mA, TFlange = 25C
1625-1675The information provided herein is believed to be reliable at press time. Sirenza Microdevices assumes no responsibility for inaccuracies or omissions. Sirenza Microdevices assumes no responsibility for the use of this information, and all such information shall be entirely at the user's own risk. Prices and specifications are subject to change without notice. No patent rights or licenses to any of the circuits described herein are implied or granted to any thrid party. Sirenza Microdevices does not authorize or warrant any Sirenza Microdevices product for use in life-support devices and/or systems. Copyright 2003 Sirenza Microdevices, Inc. All worldwide rights reserved.
303 S. Technology Court, Broomfield, CO 80021
Phone: (800) SMI-MMIC 1
http://www.sirenza.com EDS-104259 Rev D
XD010-04S-D4F 350-600 MHz 12W Power Amp Module
Quality Specifications
Parameter ESD Rating MTTF Human Body Model, JEDEC Document - JESD22-A114-B 85o C Leadframe, 200 C Channel
o
Unit V Hours
Typical 8000 1.2 X 106
Pin Description
Pin # 1 2 3 4 Flange Function RF Input VD1 VD2 RF Output Gnd Description Module RF input. This pin is internally connected to DC ground. Do not apply DC voltages to the RF leads. Care must be taken to protect against video transients that may damage the active devices. This is the drain voltage for the first stage. Nominally +28Vdc This is the drain voltage for the 2nd stage of the amplifier module. The 2nd stage gate bias is temperature compensated to maintain constant quiscent drain current over the operating temperature range. See Note 1. Module RF output. This pin is internally connected to DC ground. Do not apply DC voltages to the RF leads. Care must be taken to protect against video transients that may damage the active devices. Exposed area on the bottom side of the package needs to be mechanically attached to the ground plane of the board for optimum thermal and RF performance. See mounting instructions in application note AN-060 on Sirenza's web site.
Simplified Device Schematic
2 VD1
Temperature
3 VD2
Bias Network RFin 1 Q1
Compensation
Q2
RFout 4
Case Flange = Ground
Absolute Maximum Ratings
Parameters 1st Stage Bias Voltage (VD1 ) 2nd Stage Bias Voltage (VD2) RF Input Power Load Impedance for Continuous Operation Without Damage Output Device Channel Temperature Operating Temperature Range Storage Temperature Range Value 35 35 +20 5:1 +200 -20 to +90 -40 to +100 Unit V V dBm VSWR C C C
Note 1: The internally generated gate voltage is thermally compensated to maintain constant quiescent current over the temperature range listed in the data sheet. No compensation is provided for gain changes with temperature. This can only be accomplished with AGC external to the module. Note 2: Internal RF decoupling is included on all bias leads. No additional bypass elements are required, however some applications may require energy storage on the drain leads to accommodate time-varying waveforms. Note 3: This module was designed to have its leads hand soldered to an adjacent PCB. The maximum soldering iron tip temperature should not exceed 700 C, and the soldering iron tip should not be in direct contact with the lead for longer than 10 seconds. Refer to app note AN060 (www.sirenza.com) for further installation instructions.
Operation of this device beyond any one of these limits may cause permanent damage. For reliable continuous operation see typical setup values specified in the table on page one.
Caution: ESD Sensitive Appropriate precaution in handling, packaging and testing devices must be observed. 303 S. Technology Court Broomfield, CO 80021 Phone: (800) SMI-MMIC 2
http://www.sirenza.com EDS-104259 Rev D
XD010-04S-D4F 350-600 MHz 12W Power Amp Module
Typical Performance Curves
2 Tone Gain, Efficiency, Linearity and IRL vs Frequency Vdd=28V, Pout=10W PEP, Delta F=1 MHz 70 60 Gain (dB), Efficiency (%) 50 40 30 20 10 0 250 300 350 400 450 500 550 600 650 Frequency (MHz) Gain IM3 IM7 Efficiency IM5 IRL 0 -10 -20 -30 -40 -50 -60 -70 700
Gain (dB), Efficiency (%)
45 40 35
2 Tone Gain, Efficiency, Linearity vs Pout Vdd=28V, Freq=450 MHz, Delta F=1 MHz
-25 -30 -35 -40 -45 -50 -55 IMD (dBc)
IMD(dBc), IRL (dB)
30 25 20 15 10 5 0 0 5 10 Pout (W PEP) 15 20
Gain IM3 IM7
Efficiency IM5
-60 -65 -70
CW Gain, Efficiency, IRL vs Frequency Vdd=28V, Pout=10W 40 Gain Efficiency IRL -10
35
CW Gain, Efficiency vs Pout Vdd=28V, Freq=450 MHz
60
37.5
-12.5
34.75
50
Gain (dB), Efficiency (%)
35
-15
Input Return Loss (dB)
34.5 Gain (dB)
40 Efficiency (%)
32.5
-17.5
34.25
Gain Efficiency
30
30
-20
34
20
27.5
-22.5
33.75
10
25
-25 250 300 350 400 450 500 550 600 650 700
Frequency (MHz)
33.5 0 5 10 Pout (W) 15 20
0
303 S. Technology Court Broomfield, CO 80021
Phone: (800) SMI-MMIC 3
http://www.sirenza.com EDS-104259 Rev D
XD010-04S-D4F 350-600 MHz 12W Power Amp Module
Test Board Schematic with module connections shown Test Board Bill of Materials
Component PCB J1, J2 J3 C1, C10 C2, C20 C3, C30 C25, C26 C21, C22 C23, C24 Mounting Screws Description Rogers 4350, er=3.5 Thickness=30mils SMA, RF, Panel Mount Tab W / Flange MTA Post Header, 6 Pin, Rectangle, Polarized, Surface Mount Cap, 10mF, 35V, 10%, Tant, Elect, D Cap, 0.1mF, 100V, 10%, 1206 Cap, 1000pF, 100V, 10%, 1206 Cap, 68pF, 250V, 5%, 0603 Cap, 0.1mF, 100V, 10%, 0805 Cap, 1000pF, 100V, 10%, 0603 4-40 X 0.250" Manufacturer Rogers Johnson AMP Kemet Johanson Johanson ATC Panasonic AVX Various
Test Board Layout
To receive Gerber files, DXF drawings, a detailed BOM, and assembly recommendations for the test board with fixture, contact applications support at support@sirenza.com. Data sheet for evaluation circuit (XD010-EVAL) available from Sirenza website.
303 S. Technology Court Broomfield, CO 80021
Phone: (800) SMI-MMIC 4
http://www.sirenza.com EDS-104259 Rev D
XD010-04S-D4F 350-600 MHz 12W Power Amp Module
Package Outline Drawing
Recommended PCB Cutout and Landing Pads for the D4F Package
Note 3: Dimensions are in inches
Refer to Application note AN-060 "Installation Instructions for XD Module Series" for additional mounting info. App note availbale at at www.sirenza.com
303 S. Technology Court Broomfield, CO 80021
Phone: (800) SMI-MMIC 5
http://www.sirenza.com EDS-104259 Rev D


▲Up To Search▲   

 
Price & Availability of XD010-04S-D4F

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X